# Use Vivado to build an Embedded System

## **Objectives**

After completing this lab, you will be able to:

- Create a Vivado project for a Zyng system.
- Use the IP Integrator to create a hardware system
- Use SDK(Software Development Kit) to create a standard memory test project
- Run the test application on the board and hence verify hardware functionality

### **Software setup**

Before experiments, **Vivado 2018.2** should be installed. Other version of Vivado is also OK, however there may be a bit difference in some steps.

#### **NOTE:**

Board support for the **PYNQ-Z1** and **PYNQ-Z2** are not included in Vivado by default. The relevant files need to be extracted and saved to:

{Vivado installation}\data\boards\board\_files\

These files can be downloaded from

PYNQ-Z1:/board files.

PYNQ-Z2:/board files.

# **Hardware Setup**

- PYNQ-Z1/PYNQ-Z2: Connect a **micro USB** from the board to the PC. Make sure that a jumper is connected to **JTAG** (between JP1\_1 and JP1\_2) and another one of them should be connected across the **USB** pins (between J9\_2 and J9\_3).
- Zybo: Make sure that the JP7 is set to select **USB** power, and JP5 is set to **JTAG**.
   Make sure that a **micro-USB** cable is connected to the JTAG PROG connector (next to the power supply connector).
- ZedBoard: Make sure that two **micro-usb** cables are used between the PC and the PROG and the UART connectors of the board and that the board is placed in the **JTAG** mode (MIO6-MIO2 jumpers are in the Dn position).

# **Create a Vivado Project**

- 1. Open Vivado by selecting **Start > All Programs > Xilinx Design Tools > Vivado 2018.2 > Vivado 2018.2**
- 2. Click **Create Project** to start the wizard. You will see the Create a New Vivado Project dialog box. Click Next.
- 3. Click the Browse button of the Project Location field of the New Project and browse to **{labs}**, and click Select.
- 4. Enter **lab1** in the Project Name field. Make sure that the Create Project Subdirectory box is checked. Click Next.
- 5. In the Project Type form select **RTL Project**, and click Next
- 6. In the Add Sources form, select Verilog as the Target language and **Mixed** as the Simulator language, and click Next
- 7. Click Next to skip Add Constraints
- 8. In the Default Part window, select the Boards tab, and depending on the board you are using, (if you can't find the board you are looking for, refer to software setup) and click Next.



9. Check the Project Summary (should be similar to what you see below) and click Finish to create an empty Vivado project.



# **Creating the System Using the IP Integrator**

1. In the Flow Navigator, click Create Block Design under IP Integrator



### Create IP Integrator Block Diagram

- 2. Enter **system** for the design name and click OK
- 3. Right-click anywhere in the Diagram workspace and select Add IP.



Add IP to Block Diagram

- 4. Once the **IP Catalog** opens, type "zynq" into the Search bar, find and double click on **ZYNQ7 Processing System** entry, or click on the entry and hit the Enter key to add it to the design.
- 5. Notice the message at the top of the Diagram window in a green label saying that Designer Assistance available. Click **Run Block Automation**.
- 6. A new window pops up called the Run Block Automation window. In it, select /processing\_system7\_0, leave the default settings and click OK
- 7. Once Block Automation has been complete, notice that ports have been automatically added for the DDR and Fixed IO, and some additional ports are now visible. The imported configuration for the Zynq related to the board has been applied which will now be modified. The block should finally look like this:



Zyng Block with DDR and Fixed IO ports

8. Double-click on the added block to open its **Customization** window. Notice now the Customization window shows selected peripherals (with tick marks). This is the default configuration for the board applied by the block automation.

# Configure the processing block with just UART 0 peripheral enabled.

- 1. A block diagram of the Zynq should now be open again, showing various configurable blocks of the **Processing System**.
- 2. At this stage, the designer can click on various configurable blocks (highlighted in green) and change the system configuration.
- 3. Click on one of the peripherals (in green) in the **IOP Peripherals** block of the Zynq Block Design, or select the MIO Configuration tab on the left to open the configuration form
- 4. Expand **I/O peripherals** if necessary, and ensure all the following I/O peripherals are deselected except UART 0.

Note: Select UART 1 for PYNQ-Z1 instead of UART 0

i.e. Remove: ENET 0

USB 0

SD 0

Expand **GPIO** to deselect GPIO MIO

### Expand Memory Interfaces to deselect Quad SPI Flash

### Expand Application Processor Unit to disable Timer 0.



Selecting only UART 0

5. Select the **PS-PL Configuration** tab on the left.

- 6. Expand **AXI Non Secure Enablement > GP Master AXI interface** and deselect M AXI GP0 interface.
- 7. Expand **General > Enable Clock Resets** and deselect the FCLK\_RESETO\_N option.
- 8. Select the **Clock Configuration** tab on the left. Expand the PL Fabric Clocks and deselect the FCLK\_CLK0 option and click OK.
- 9. Click on the **Regenerate Layout button** (green arrow) shown below:



Regenerating and Validating Design

10. Click on the **Validate Design button** (purple arrow) and make sure that there are no errors.

### **Generate Top-Level and Export to SDK**

1. In the sources panel, right-click on **system.bd**, and select **Generate Output Products...** and click Generate to generate the Implementation, Simulation and
Synthesis files for the design (You can also click on **Generate Block Design** in the
Flow Navigator pane to do the same)



Generating output products

2. Right-click again on system.bd, and select Create **HDL Wrapper...** to generate the top-level HDL model. Leave the Let Vivado manager wrapper and auto-update option selected, and click OK

The system\_wrapper.v file will be created and added to the project. Double-click on the file to see the content in the Auxiliary pane.



The HDL Wrapper file generated and added to the project

- 3. Notice that the HDL file is already Set As the Top module in the design, indicated by the icon
- 4. Select **File > Export > Export hardware** and click OK. (Save the project if prompted) Note: Since we do not have any hardware in Programmable Logic (PL) there is no bitstream to generate, hence the Include bitstream option is not necessary at this time.
- 5. Select **File > Launch SDK** leaving the default settings, and click OK

SDK should now be open. If only the Welcome panel is visible, close or minimize this panel to view the Project Explorer and Preview panel. A Hardware platform project should have been automatically created, and the system wrapper hw platform 0 folder should exist in the Project Explorer panel.

The system.hdf file (Hardware Description File) for the Hardware platform should open in the preview pane. Double click system.hdf to open it if it is not.

Basic information about the hardware configuration of the project can be found in the .hdf file, along with the Address maps for the PS systems, and driver information. The .hdf file is used in the software environment to determine the peripherals available in the system, and their location in the address map.

## **Generate Memory TestApp in SDK**

- 1. Generate memory test application using one of the standard projects template.
- 2. In SDK, select File > New > Application Project
- 3. Name the project **mem\_test**, and in the Board Support Package section, leave Create New selected and leave the default name mem\_test\_bsp and click Next. Then click on Next
- 1. Select **Memory Tests** from the Available Templates window, and click Finish.
  - The mem\_test project and the board support project mem\_test\_bsp will be created and will be visible in the Project Explorer window of SDK, and the two projects will be automatically built.
- 2. Expand folders in the Project Explorer view on the left, and observe that there are three projects system\_wrapper\_hw\_platform\_0, mem\_test\_bsp, and mem\_test. The **mem\_test** project is the application that we will use to verify the functionality of the design. The **hw platform** includes the ps7\_init function which initializes

the PS as part of the first stage bootloader, and **mem\_test\_bsp** is the board support package. The Explorer view should look something like this:



The Project Explorer view

3. Open the memorytest.c file in the mem\_test project (under src), and examine the contents. This file calls the functions to test the memory.

### **Test in Hardware**

- 1. Setup the hardware as shown in Hardware Setup and turn on the switch(J).
- 2. Select the tab. If it is not visible then select Window > Show view > Other...
- 3. Select Terminal > Terminal and click OK



Finding Terminal window

4. Click on the **Connect** button (shown below in a violet box) and if required, select appropriate COM port (depends on your computer), and configure it with the parameters as shown in the next figure.



Terminal window



Terminal Settings

You can find the COM port from the Windows Device Manager. It will show connected if setting correctly.



Serial Connected

- 5. Run the mem\_test application and verify the functionality.
- 6. In SDK, select the mem\_test project in Project Explorer, right-click and select **Run As > Launch on Hardware (System Debugger)** to download the application, and will execute ps7\_init, and then execute mem\_test.elf (user application).
- 7. You should see the following output on the Terminal tab.

```
Serial: (COM5, 115200, 8, 1, None, None - CONNECTED) - Encoding: (ISO-8859-1)
--Starting Memory Test Application--
NOTE: This application runs with D-Cache disabled.As a result, cacheline request
s will not be generated
Testing memory region: ps7_ddr_0
   Memory Controller: ps7_ddr_0
         Base Address: 0x100000
                 Size: 0x1FF00000 bytes
          32-bit test: PASSED!
          16-bit test: PASSED!
          8-bit test: PASSED!
Testing memory region: ps7_ram_1
   Memory Controller: ps7_ram_1
         Base Address: 0xFFFF0000
                 Size: 0xFE00 bytes
          32-bit test: PASSED!
          16-bit test: PASSED!
          8-bit test: PASSED!
-- Memory Test Application Complete --
```

### Terminal Output

8. Close SDK and Vivado by selecting \*\*File > Exit\*\* in each program.

### Conclusion

Vivado and the IP Integrator allow base embedded processor systems and applications to be generated very quickly. After the system has been defined, the hardware can be exported and SDK can be invoked from Vivado.

Software development is done in SDK which provides several application templates including memory tests. You verified the operation of the hardware by using a test application, executing on the processor, and observing the output in the serial terminal window.